Progressive p-channel vertical transistors fabricated using electrodeposited copper oxide designed with grain boundary tunability.
Sung Hyeon JungJi Sook YangYoung Been KimNishad G DeshpandeDong Su KimJi Hoon ChoiHee Won SuhHak Hyeon LeeHyung Koun ChoPublished in: Materials horizons (2022)
A strategically designed electrodeposition method is proposed for the coating of p-type copper(i) oxide (Cu 2 O) channels for oxide thin film transistors. To date, conventional p-type oxide semiconductors have revealed a poor mobility and stability and this has obstructed the development of all oxide based logic devices. Furthermore, previous studies on p-type oxide transistors have been limited by the use of a typical planar type configuration. Our Cu 2 O electrodeposition method designed by incorporating Sb element promotes vertical alignment of the grain boundaries (GBs) and it perfectly coincides with the charge transport direction from the source to the drain in the vertical field effect transistors. These vertically aligned GBs are bundle type GBs and are likely to be ideal for vertical transistors with supreme electrical performances owing to the structurally suppressed grain boundary charge scattering. This alignment of the GBs in the electrodeposited Sb doped Cu 2 O (Sb:Cu 2 O) also demonstrates a superior vertical taper profile with conventional wet chemical etching owing to the extremely preferential etching rate along the GBs. Surprisingly, the sidewall formation, with a smooth and steep morphology causes the formation of abrupt and non-defective gate insulator/channel interfaces for superior spacer-free vertical transistors. Consequently, the Cu 2 O vertical field effect transistors exhibit extraordinary transistor performances of V th = 0.4 V, μ FE = 8 cm 2 V -1 s -1 , subthreshold swing = 0.24 V dec -1 , on/off current ratio = 2 × 10 8 and qualified electrical and long-term stability characteristics under various environments. To the best of our knowledge, this is the first reported study on an electrodeposited method to design troublesome p-type oxide Cu 2 O as novel vertical transistors. Finally, power efficient logic inverter circuits with unprecedented performances, such as good noise margins, remarkable gain values of 15.6 (2 V DD ) and 62.7 (5 V DD ), and high frequency operation up to 10 kHz, are demonstrated using these p-type Cu 2 O transistors by interconnecting n-type IGZO transistors.