Login / Signup

Low-Resource Time-to-Digital Converters for Field Programmable Gate Arrays: A Review.

Diego RealDavid Calvo
Published in: Sensors (Basel, Switzerland) (2024)
A fundamental aspect in the evolution of Time-to-Digital Converters (TDCs) implemented within Field-Programmable Gate Arrays (FPGAs), given the increasing demand for detection channels, is the optimization of resource utilization. This study reviews the principal methodologies employed for implementing low-resource TDCs in FPGAs. It outlines the foundational architectures and interpolation techniques utilized to bolster TDC performances without unduly burdening resource consumption. Low-resource Tapped Delay Line, Vernier Ring Oscillator, and Multi-Phase Shift Counter TDCs, including the use of SerDes, are reviewed. Additionally, novel low-resource architectures are scrutinized, including Counter Gray Oscillator TDCs and interpolation expansions using Process-Voltage-Temperature stable IODELAYs. Furthermore, the advantages and limitations of each approach are critically assessed, with particular emphasis on resolution, precision, non-linearities, and especially resource utilization. A comprehensive summary table encapsulating existing works on low-resource TDCs is provided, offering a comprehensive overview of the advancements in the field.
Keyphrases
  • transcranial direct current stimulation
  • working memory
  • high density
  • randomized controlled trial
  • healthcare
  • systematic review
  • single molecule
  • label free
  • loop mediated isothermal amplification
  • health insurance